## Nearly Perfect Polycrystalline, Large-Grained Silicon Arrays Formed at Low-Temperature Ambient by Local Pyrolysis (Supporting Information)

Jun Hee Choi<sup>1, 3†</sup>, Ho Young Ahn<sup>1</sup>, Yun Sung Lee<sup>1</sup>, Youn Taek Ryu<sup>2</sup>, Kyung Sang Cho<sup>1</sup>, Sun Il Kim<sup>1</sup>, Chan Wook Baik<sup>1</sup>, Tae-Ho Kim<sup>1</sup>, Eun Hong Lee<sup>1</sup>, Hyobin Yoo<sup>3</sup>, Kunsu Kim<sup>3</sup>, Miyoung Kim<sup>3</sup>, and Jong Min Kim<sup>1</sup>

<sup>1</sup>Frontier Research Laboratory, Samsung Advanced Institute of Technology, Samsung Electronics, Yongin, Kyunggi-do 446-712, South Korea
<sup>2</sup>Nano Fabrication Group, Samsung Advanced Institute of Technology, Samsung Electronics, Yongin, Kyunggi-do 446-712, South Korea
<sup>3</sup>Department of Materials Science and Engineering, Seoul National University, Seoul 151-744, South Korea

<sup>†</sup> Authors to whom correspondence should be addressed.

E-mail: joonie.choi@samsung.com, mkim@snu.ac.kr

In Fig. S1 (a), the I<sub>heater</sub>-V<sub>heater</sub> curve (for the dense heater unit in the manuscript Fig. 1 (c)) is redrawn with the numbers representing each state, and corresponding I<sub>heater</sub> vs. time and V<sub>heater</sub> vs. time curves are shown in Fig. S1 (b). Total process time was ~7 min 30 sec, and p-Si growth time (Step  $(5(S) \rightarrow 6(E))$ ) is ~ 2min.

Step  $(0 \rightarrow 1)$ : 1<sup>st</sup> heating

Step  $(1 \rightarrow 2)$ : thermal annealing

Step  $(2 \rightarrow 3)$ : 2<sup>nd</sup> heating before N<sub>2</sub> purge and stabilization

Step  $(3\rightarrow 4)$ : N<sub>2</sub> purge and stabilization under the same pressure as that of pyrolysis

Step  $(4 \rightarrow 5)$ : 3<sup>rd</sup> heating before pyrolysis

Step (5 (S) $\rightarrow$ 6 (E)): pyrolysis or growth of p-Si (introduction of SiH<sub>4</sub>/B<sub>2</sub>H<sub>6</sub>)

Step (6 $\rightarrow$ 7): vacuum pumping & purging with N<sub>2</sub> under the same pressure as that of pyrolysis



Fig. S1. (a)I<sub>heater</sub> vs. V<sub>heater</sub> curve, and (b) I<sub>heater</sub> or V<sub>heater</sub> vs. time curves

Current and new heater structures with reduced temperature variation in the heater unit is shown in Fig. S2. In the region supported by the insulating column, the temperature will be lower than other suspended region due to heat transfer to the substrate and small amount of Joule heating ( $=I_{heater}^2R$ , R is the electrical resistance). In the current heater structure (2<sup>nd</sup> column of Fig. S2), disk diameter is wider than the bridge width, which make the amount of heating per unit volume larger in the bridge than in the disk. Amount of heat transfer is also larger in the disk than in the bridge. Therefore, decreasing the disk dimension or replacing with a narrower bridge and the smaller insulating column of Fig. S2). But, structural stability of the new heater structure needs to be optimized, taking into account of relative dimension and process complexity.



Fig. S2. Current heater structure (2<sup>nd</sup> column) and new heater structure with reduced temperature variation (3<sup>rd</sup> column).