Supporting Information

Effect of Growth Temperature during the Atomic Layer Deposition of the SrTiO<sub>3</sub> Seed Layer on the Properties of RuO<sub>2</sub>/SrTiO<sub>3</sub>/Ru Capacitors for Dynamic Random Access Memory Applications

Sang Hyeon Kim,<sup>†, #</sup> Woongkyu Lee,<sup>†,‡, #</sup> Cheol Hyun An,<sup>†</sup> Dae Seon Kwon,<sup>†</sup> Dong-Gun Kim,<sup>†</sup> Soon Hyung Cha,<sup>#</sup> Seong Tak Cho,<sup>†</sup> and Cheol Seong Hwang<sup>\*,†</sup>

<sup>†</sup>Department of Materials Science and Engineering and Inter-University Semiconductor Research Center, Seoul National University, Seoul 08826, Republic of Korea

<sup>\*</sup>Department of Materials Science and Engineering, Northwestern University, Evanston, Illinois

60208, United States

<sup>#</sup>Department of Engineering Practice, Seoul National University, Seoul 08826, Republic of Korea

 ${}^{\$}$  S. H. K. and W. L. contributed equally to this work.

\*E-mail: cheolsh@snu.ac.kr



**Figure S1.** Surface morphologies of the as-deposited 4.5 nm STO seed layer grown at (a), (b) HT (370 °C) and (c), (d) LT (230 °C). (a) and (c) are the SEM images, and (b) and (d) are the AFM images.



**Figure S2.** The variations of the leakage current density of 10 nm STO films with LT (230 °C) and HT (370 °C) seed processes as a function of applied voltage. The bias was applied to the top electrode while the bottom electrode was grounded.



**Figure S3.** The ToF-SIMS depth profiles of (a) the 13-nm-thick  $TiO_2$  grown at HT (370 °C) and (b) the 12-nm-thick TiO2 grown at LT (230 °C) on Ru substrates. (c) Comparison of the ToF-SIMS depth profiles of the C element in (a) and (b) in a linear Y-axis scale. The X-axis was normalized to match the thickness of two samples from the small thickness difference. HT TiO<sub>2</sub> were deposited for 200 cycles (50 minutes), and LT TiO<sub>2</sub> were deposited for 400 cycles (166 minutes) to match the thicknesses of the two films.